Part Number Hot Search : 
IMD10A IRFB4227 6448BC26 13063 HC406 66M010 MCP21 HC49SD
Product Description
Full Text Search
 

To Download AT49F1024A-55VC Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  3415a?flash?11/03 features  single-voltage operation ?5v read ? 5v reprogramming  fast read access time ? 45 ns  internal program control and timer  8k word boot block with lockout  fast erase cycle time ? 1.5 seconds  word-by-word programming ? 10 s/word typical  hardware data protection  data polling for end of program detection  small 10 x 14 mm vsop package  typical 10,000 write cycles description the at49f1024a is a 5-volt-only in-system flash memory organized as 65,536 words by 16 bits. manufactured with atmel?s advanced nonvolatile cmos technology, the devices offer access times to 45 ns with power dissipation of just 275 mw over the commercial temperature range. when the device is deselected, the cmos standby current is less than 100 a. to allow for simple in-system reprogrammability, the at49f1024a does not require high-input voltages for programming. five-volt-only commands determine the read and programming operation of the device. reading data out of the device is similar to reading from an eprom. reprogramming the at49f1024a is performed by erasing a block of data (entire chip or main memory block) and then programming on a word-by- word basis. the typical word programming time is a fast 10 s. the end of a program cycle can be optionally detected by the data polling feature. once the end of a byte program cycle has been detected, a new access for a read or program can begin. the typical number of program and erase cycles is in excess of 10,000 cycles. 1-megabit (64k x 16) 5-volt only flash memory at49f1024a pin configurations pin name function a0 - a15 addresses ce chip enable oe output enable we write enable i/o0 - i/o15 data inputs/outputs nc no connect vsop top view type 1 10 x 14 mm 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 a9 a10 a11 a12 a13 a14 a15 nc we vcc nc ce i/o15 i/o14 i/o13 i/o12 i/o11 i/o10 i/o9 i/o8 gnd a8 a7 a6 a5 a4 a3 a2 a1 a0 oe i/o0 i/o1 i/o2 i/o3 i/o4 i/o5 i/o6 i/o7 gnd
2 at49f1024a 3415a?flash?11/03 the optional 8k word boot block section includes a reprogramming write lockout feature to provide data integrity. the boot sector is designed to contain user secure code, and when the feature is enabled, the boot sector is permanently protected from being erased or reprogrammed. block diagram device operation read: the at49f1024a is accessed like an eprom. when ce and oe are low and we is high, the data stored at the memory location determined by the address pins is asserted on the outputs. the outputs are put in the high impedance state whenever ce or oe is high. this dual line control gives designers flexibility in preventing bus contention. chip erase: when the boot block programming lockout feature is not enabled, the boot block and the main memory block will erase together from the same chip erase command (see command definitions table). if the boot block lockout function has been enabled, data in the boot section will not be erased. however, data in the main memory section will be erased. after a chip erase, the device will return to the read mode. main memory erase: as an alternative to the chip erase, a main memory block erase can be performed, which will erase all words not located in the boot block region to an ffffh. data located in the boot region will not be changed during a main memory block erase. the main memory erase command is a six-bus cycle operation. the address (555h) is latched on the falling edge of the sixth cycle while the 30h data input is latched on the rising edge of we . the main memory erase starts after the rising edge of we of the sixth cycle. please see main memory erase cycle waveforms. the main memory erase operation is internally controlled; it will automatically time to completion. word programming: once the memory array is erased, the device is programmed (to a logic ?0?) on a word-by-word basis. please note that a data ?0? cannot be programmed back to a ?1?; only erase operations can convert ?0?s to ?1?s. programming is accomplished via the internal device command register and is a four-bus cycle operation (please refer to the command definitions table). the device will automatically generate the required internal program pulses. the program cycle has addresses latched on the falling edge of we or ce , whichever occurs last, and the data latched on the rising edge of we or ce , whichever occurs first. programming is completed after the specified t bp cycle time. the data polling feature may also be used to indicate the end of a program cycle. oe, ce, and we logic y decoder x decoder input/output buffers data latch y-gating optional boot block (8k words) main memory (56k words) oe we ce address inputs vcc gnd data inputs/outputs i/o15 - i/o0 16 2000h 1fffh 0000h ffffh
3 at49f1024a 3415a?flash?11/03 boot block programming lockout: the device has one designated block that has a programming lockout feature. this feature prevents programming of data in the designated block once the feature has been enabled. the size of the block is 8k words. this block, referred to as the boot block, can contain secure code that is used to bring up the system. enabling the lockout feature will allow the boot code to stay in the device while data in the rest of the device is updated. this feature does not have to be activated; the boot block?s usage as a write-protected region is optional to the user. the address range of the boot block is 0000h to 1fffh. once the feature is enabled, the data in the boot block can no longer be erased or pro- grammed. data in the main memory block can still be changed through the regular programming method and can be erased using either the chip erase or the main mem- ory block erase command. to activate the lockout feature, a series of six program commands to specific addresses with specific data must be performed. please refer to the command definitions table. boot block lockout detection: a software method is available to determine if programming of the boot block section is locked out. when the device is in the software product identification mode (see software product identification entry and exit sec- tions), a read from address location 0002h wi ll show if programming the boot block is locked out. if the data on i/o0 is low, the boot block can be programmed; if the data on i/o0 is high, the program lockout feature has been activated and the block cannot be programmed. the software product identificati on exit code should be used to return to standard operation. product identification: the product identification mode identifies the device and manufacturer as atmel. it may be accessed by hardware or software operation. the hardware operation mode can be used by an external programmer to identify the correct programming algorithm for the atmel product. for details, see operating modes (for hardware operation) or software product identifi- cation. the manufacturer and device code is the same for both modes. data polling: the at49f1024a features data polling to indicate the end of a pro- gram or erase cycle. during a program cycle, an attempted read of the last byte loaded will result in the complement of the loaded data on i/o7. once the program cycle has been completed, true data is valid on all outputs and the next cycle may begin. data polling may begin at any time during the program cycle. toggle bit: in addition to data polling, the at49f1024a provides another method for determining the end of a program or erase cycle. during a program or erase operation, successive attempts to read data from the device will result in i/o6 toggling between one and zero. once the program cycle has completed, i/o6 will stop toggling and valid data will be read. examining the toggle bit may begin at any time during a program cycle. hardware data protection: hardware features protect against inadvertent pro- grams to the at49f1024a in the following ways: (a) v cc sense: if v cc is below 3.8v (typical), the program function is inhibited. (b) program inhibit: holding any one of oe low, ce high or we high inhibits program cycles. (c) noise filter: pulses of less than 15 ns (typical) on the we or ce inputs will not initiate a program cycle.
4 at49f1024a 3415a?flash?11/03 notes: 1. the data format in each bus cycle is as follows: i/o15 - i/o8 (don?t care); i/o7 - i/o0 (hex). the address format in each bus cycle is as follows: a11 - a0 (hex); a11 - a15 (don?t care). 2. since a11 is a don?t care, aaa can be replaced with 2aa. 3. the 8k word boot sector has the address range 0000h to 1fffh. 4. either one of the product id exit commands can be used. command definition (in hex) command sequence bus cycles 1st bus cycle 2nd bus cycle 3rd bus cycle 4th bus cycle 5th bus cycle 6th bus cycle addr data addr data addr data addr data addr data addr data read 1 addr d out chip erase 6 555 aa aaa (2) 55 555 80 555 aa aaa 55 555 10 main memory erase 6 555 aa aaa 55 555 80 555 aa aaa 55 555 30 word program 4 555 aa aaa 55 555 a0 addr d in boot block lockout (3) 6 555 aa aaa 55 555 80 555 aa aaa 55 555 40 product id entry 3 555 aa aaa 55 555 90 product id exit (4) 3 555 aa aaa 55 555 f0 product id exit (4) 1xxxf0 absolute maximum ratings* temperature under bias ................................ -55c to +125c *notice: stresses beyond those listed under ?absolute maximum ratings? may cause permanent dam- age to the device. this is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. storage temperature ..................................... -65c to +150c all input voltages (including nc pins) with respect to ground ...................................-0.6v to +6.25v all output voltages with respect to ground .............................-0.6v to v cc + 0.6v voltage on oe with respect to ground ...................................-0.6v to +13.5v
5 at49f1024a 3415a?flash?11/03 notes: 1. x can be v il or v ih . 2. refer to ac programming waveforms. 3. v h = 12.0v 0.5v. 4. manufacturer code: 001fh, device code: 0087h. 5. see details under ?software product identification entry/exit? on page 11. note: 1. in the erase mode, i cc is 90 ma. dc and ac operating range at49f1024a-45 at49f1024a-55 operating temperature (case) com. 0c - 70c 0c - 70c v cc power supply 5v 10% 5v 10% operating modes mode ce oe we ai i/o read v il v il v ih ai d out program (2) v il v ih v il ai d in standby/write inhibit v ih x (1) x x high-z program inhibit x x v ih program inhibit x v il x output disable x v ih x high-z product identification hardware v il v il v ih a1 - a15 = v il , a9 = v h (3) , a0 = v il manufacturer code (4) a1 - a15 = v il , a9 = v h (3) , a0 = v ih device code (4) software (5) a0 = v il , a1 - a15 = v il manufacturer code (4) a0 = v ih , a1 - a15 = v il device code (4) dc characteristics symbol parameter condition min max units i li input load current v in = 0v to v cc 10.0 a i lo output leakage current v i/o = 0v to v cc 10.0 a i sb1 v cc standby current cmos ce = v cc - 0.3v to v cc 100.0 a i sb2 v cc standby current ttl ce = 2.0v to v cc 1.0 ma i cc (1) v cc active current f = 5 mhz; i out = 0 ma 50.0 ma v il input low voltage 0.8 v v ih input high voltage 2.0 v v ol output low voltage i ol = 2.1 ma 0.45 v v oh1 output high voltage i oh = -400 a 2.4 v v oh2 output high voltage cmos i oh = -100 a; v cc = 4.5v 4.2 v
6 at49f1024a 3415a?flash?11/03 ac read waveforms (1)(2)(3)(4) notes: 1. ce may be delayed up to t acc - t ce after the address transition without impact on t acc . 2. oe may be delayed up to t ce - t oe after the falling edge of ce without impact on t ce or by t acc - t oe after an address change without impact on t acc . 3. t df is specified from oe or ce , whichever occurs first (c l = 5 pf). 4. this parameter is characterized and is not 100% tested. ac read characteristics symbol parameter at49f1024a-45 at49f1024a-55 units min max min max t acc address to output delay 45 55 ns t ce (1) ce to output delay 45 55 ns t oe (2) oe to output delay 0 30 30 ns t df (3)(4) ce or oe to output float 0 25 0 25 ns t oh output hold from oe , ce or address, whichever occurred first 00ns
7 at49f1024a 3415a?flash?11/03 input test waveforms and measurement level t r , t f < 5 ns output test load note: 1. this parameter is characterized and is not 100% tested. output pin 5.0v 30 pf 1.8k 1.3k pin capacitance f = 1 mhz, t = 25c (1) symbol typ max units conditions c in 46pfv in = 0v c out 812pfv out = 0v
8 at49f1024a 3415a?flash?11/03 ac word load waveforms we controlled ce controlled ac word load characteristics symbol parameter min max units t as , t oes address, oe setup time 0 ns t ah address hold time 50 ns t cs chip select setup time 0 ns t ch chip select hold time 0 ns t wp write pulse width (we or ce )50ns t ds data setup time 50 ns t dh , t oeh data, oe hold time 0 ns t wph write pulse width high 40 ns t dh t ds t as t ah t wp ce address data in oe t oes t oeh we t cs t ch t wph t dh t ds t as t ah t wp we address data in oe t oes t oeh ce t cs t ch t wph
9 at49f1024a 3415a?flash?11/03 program cycle waveforms main memory or chip erase cycle waveforms notes: 1. oe must be high only when we and ce are both low. 2. for chip erase, the address should be 10h. for a main memory erase, the data should be 30h. program cycle characteristics symbol parameter min typ max units t bp word programming time 10 50 s t as address setup time 0 ns t ah address hold time 50 ns t ds data setup time 50 ns t dh data hold time 0 ns t wp write pulse width 50 ns t wph write pulse width high 40 ns t ec erase cycle time 1.5 3 seconds a0-a15 oe aa 80 note 2 55 55 555 555 555 aa word 0 word 1 word 2 word 3 word 4 word 5 aaa aaa t wph t wp ce we a0-a15 data t as t ah t ec t dh t ds 555
10 at49f1024a 3415a?flash?11/03 notes: 1. these parameters are characterized and not 100% tested. 2. see t oe spec in ?ac read characteristics? on page 6. data polling waveforms notes: 1. these parameters are characterized and not 100% tested. 2. see t oe spec in ?ac read characteristics? on page 6. toggle bit waveforms (1)(2)(3) notes: 1. toggling either oe or ce or both oe and ce will operate toggle bit. the t oehp specification must be met by the toggling input(s). 2. beginning and ending state of i/o6 will vary. 3. any address location may be used but the address should not vary. data polling characteristics (1) symbol parameter min typ max units t dh data hold time 10 ns t oeh oe hold time 10 ns t oe oe to output delay (2) ns t wr write recovery time 0 ns toggle bit characteristics (1) symbol parameter min typ max units t dh data hold time 10 ns t oeh oe hold time 10 ns t oe oe to output delay (2) ns t oehp oe high pulse 150 ns t wr write recovery time 0 ns
11 at49f1024a 3415a?flash?11/03 software product identification entry (1) software product identification exit (1) notes: 1. data format: i/o15 - i/o8 (don?t care); i/o7 - i/o0 (hex). address format: a11 - a0 (hex); a11 - a15 (don?t care). 2. a1 - a15 = v il . manufacturer code is read for a0 = v il . device code is read for a0 = v ih . 3. the device does not remain in identification mode if powered down. 4. the device returns to standard operation mode. 5. manufacturer code: 001fh device code: 0087h load data aa to address 555 load data 55 to address aaa load data 90 to address 555 enter product identification mode (2)(3)(5) load data aa to address 555 load data 55 to address aaa load data f0 to address 555 exit product identification mode (4) or load data f0 to any address exit product identification mode (4) boot block lockout enable algorithm (1) notes: 1. data format: i/o15 - i/o8 (don?t care); i/o7 - i/o0 (hex). address format: a11 - a0 (hex); a11 - a15 (don?t care). 2. boot block lockout feature enabled. load data aa to address 555 load data 55 to address aaa load data 80 to address 555 load data aa to address 555 load data 55 to address aaa load data 40 to address 555 pause 1 second (2)
12 at49f1024a 3415a?flash?11/03 at49f1024a ordering information t acc (ns) i cc (ma) ordering code package operation range active standby 45 50 0.1 at49f1024a-45vc 40v commercial (0 to 70 c) 55 50 0.1 AT49F1024A-55VC 40v commercial (0 to 70 c) package type 40v 40-lead, 10 mm x 14 mm, thin small outline package (vsop)
13 at49f1024a 3415a?flash?11/03 packaging information 40v ? vsop 2325 orchard parkway san jose, ca 95131 title drawing no. r rev. 40v , 40-lead (10 x 14 mm package) plastic thin small outline package, type i (vsop) b 40v 10/18/01 pin 1 d1 d pin 1 identifier b e e a a1 a2 seating plane 0o ~ 8o c l l1 gage plane common dimensions (unit of measure = mm) symbol min nom max note notes: 1. this package conforms to jedec reference mo-142, variation ca. 2. dimensions d1 and e do not include mold protrusion. allowable protrusion on e is 0.15 mm per side and on d1 is 0.25 mm per side. 3. lead coplanarity is 0.10 mm maximum. a ? ? 1.20 a1 0.05 ? 0.15 a2 0.95 1.00 1.05 d 13.80 14.00 14.20 d1 12.30 12.40 12.50 note 2 e 9.90 10.00 10.10 note 2 l 0.50 0.60 0.70 l1 0.25 basic b 0.17 0.22 0.27 c 0.10 ? 0.21 e 0.50 basic
printed on recycled paper. disclaimer: atmel corporation makes no warranty for the use of its products , other than those expressly contained in the company?s standar d warranty which is detailed in atmel?s terms and conditions located on the company?s web site. the company assumes no responsibi lity for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time wi thout notice, and does not make any commitment to update the information contained her ein. no licenses to patents or other intellectual property of atmel are granted by the company in connection with the sale of atmel products , expressly or by implication. atmel?s products are not aut horized for use as critical components in life support devices or systems. atmel corporation atmel operations 2325 orchard parkway san jose, ca 95131, usa tel: 1(408) 441-0311 fax: 1(408) 487-2600 regional headquarters europe atmel sarl route des arsenaux 41 case postale 80 ch-1705 fribourg switzerland tel: (41) 26-426-5555 fax: (41) 26-426-5500 asia room 1219 chinachem golden plaza 77 mody road tsimshatsui east kowloon hong kong tel: (852) 2721-9778 fax: (852) 2722-1369 japan 9f, tonetsu shinkawa bldg. 1-24-8 shinkawa chuo-ku, tokyo 104-0033 japan tel: (81) 3-3523-3551 fax: (81) 3-3523-7581 memory 2325 orchard parkway san jose, ca 95131, usa tel: 1(408) 441-0311 fax: 1(408) 436-4314 microcontrollers 2325 orchard parkway san jose, ca 95131, usa tel: 1(408) 441-0311 fax: 1(408) 436-4314 la chantrerie bp 70602 44306 nantes cedex 3, france tel: (33) 2-40-18-18-18 fax: (33) 2-40-18-19-60 asic/assp/smart cards zone industrielle 13106 rousset cedex, france tel: (33) 4-42-53-60-00 fax: (33) 4-42-53-60-01 1150 east cheyenne mtn. blvd. colorado springs, co 80906, usa tel: 1(719) 576-3300 fax: 1(719) 540-1759 scottish enterprise technology park maxwell building east kilbride g75 0qr, scotland tel: (44) 1355-803-000 fax: (44) 1355-242-743 rf/automotive theresienstrasse 2 postfach 3535 74025 heilbronn, germany tel: (49) 71-31-67-0 fax: (49) 71-31-67-2340 1150 east cheyenne mtn. blvd. colorado springs, co 80906, usa tel: 1(719) 576-3300 fax: 1(719) 540-1759 biometrics/imaging/hi-rel mpu/ high speed converters/rf datacom avenue de rochepleine bp 123 38521 saint-egreve cedex, france tel: (33) 4-76-58-30-00 fax: (33) 4-76-58-34-80 literature requests www.atmel.com/literature 3415a?flash?11/03 ? atmel corporation 2003 . all rights reserved. atmel ? and combinations thereof are the registered trademarks of atmel corporation or its subsidiaries. other terms and product nam es may be the trademarks of others.


▲Up To Search▲   

 
Price & Availability of AT49F1024A-55VC

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X